# 4.5.13 – 144 & 168 PIN PROCESSOR ENHANCED MEMORY MODULE (PEMM) FAMILIES WITH EDO–DRAM OR SDRAM

**BACKGROUND INFORMATION:** The Processor Enhanced Memory Module (PEMM) architecture is a modification to existing JEDEC DIMM standards which enables processing to take place directly on memory modules. This architecture is sometimes refered to as "Basava Technology". The applicable modules were modified in an earlier release to add signals that are needed to enable this new functionality. This Standard shows three possible block diagrams for PEMMs including these new additions/ changes.

PEMMs are intended to be designed using X64 interfaces only, on 144–pin or 168–pin DIMMs, containing either EDO–DRAM or SDRAM devices. These block diagrams are being supplied to JEDEC for reference only as a guideline for possible PEMM designs.

CAPACITY—As defined on the applicable module standards. DATA CONFIGURATIONS—One DATA Word configuration is defined: —64 BIT without PARITY CONFIGURATION—3 Different Configurations are defined using various combinationa of X8 & X16 memory devices. LOGIC FEATURES—The modules contain processor enhancement functionality. PACKAGE—144 & 168 PIN JEDEC DIMM MEMORY MODULES PIN ASSIGNMENTS AND PD TABLES—As defined in the applicable DIMM Standards. PIN DEFINITIONS—As defined in the applicable DIMM Standards. CONFIGURATION BLOCK DIAGRAM—Figs. 4.5.13–F through 4.5.13–M

The contents of this Standard are as follows:

Section 1 defines a series of terms and acronyms that are specific to the PEMM Architecture. The terms will not be added to the general terminology section in Chapter 2 of this Standard.

Section 2 contains descriptions of the PEMM Modes Of Operation.

Section 3 cintains block diagrams that are being supplied for reference only as a guideline for possible PEMM designs.

## Section 4.5.13.1–PEMM specific term and acronym definitions

**C0:** Reference designator for the PEMM controller.

- **CK0L, CK0H, CK1L, CK1H:** Clock signals to shared memory (low and high, 2 copies each) on PEMM. Selected from MUX M2 and M3.
- **CKEL, CKEH:** Clock Enable signals to shared memory (low and high) on PEMM. Sourced by PEMM Controller.
- **CKP:** PEMM processor shared memory clock source signal.
- **MOL–M1L, MOH–M1H:** Reference designators for 24–to–12 bit FET based MUXes. Used on the PEMM for selecting control lines to shared memory.
- **M2–M3:** Reference designators for 4x 2–to–1 bit FET based MUXes. Used on the PEMM for selecting the clock source to shared memory.

**MIRQ:** New card edge signal standardized for the PEMM to request an interrupt from the host.

**MWAIT:** New card edge signal standardized for the PEMM to alert host to stall current memory access.

**P0:** Reference designator for the PEMM processor.

**PA[n..0]:** PEMM processor shared memory address bus.

**PBA[m..0]:** PEMM processor shared memory bank select bus.

**PCAS:** PEMM processor shared memory CAS signal.

PDQ[31:0]: PEMM processor shared memory data bus.

**PDQM[3..0]:** PEMM processor shared memory data byte mask bus.

- **PEMM:** Abbreviation for Processor Enhanced Memory Module.
- **PEMM controller:** A device on the PEMM that controls the PEMM's general functions, such as: shared memory control, program download control, program execution control, etc.

**PEMM processor:** The processing device that is present on the PEMM.

**PRAS:** PEMM processor shared memory RAS signal.

- **Processor Enhanced Memory Module:** A 168–pin DIMM or 144–pin SO–DIMM with an embedded processor and shared system memory. PEMMs can be designed using SDRAM, or EDO DRAM, using X64 interfaces.
- **PS:** PEMM processor shared memory chip select signal.

**PWE**: PEMM processor shared memory write enable signal.

**S0A–S7A, S0B–S7B:** Reference designators for X32 FET based data switches. These switches are controllable in 8–bit words. Used on the PEMM for selecting data lines to shared memory.

## Section 4.5.13.2

## **1 PEMM Modes of Operation**

The PEMM has three basic modes of operation. These modes are:

- 1) **Standard Mode:** Default power–up mode. (The PEMM appears to the system as a standard DIMM)
- 2) **Configuration Mode:** The PEMM is active, and its control registers are mapped into the main memory space
- 3) **Smart Mode:** Same as the configuration mode; however the embedded processor on the PEMM is actually executing

The **standard mode** is the default power–up mode of the module. In the standard mode, the module is functionally equivalent to a standard DIMM.

Before the benefits of the processor on the PEMM can be realized, the host system must first recognize the presence of the PEMM, and then activate the superset features of the PEMM by switching it from the standard mode to the configuration mode. Superset information is provided in the PEMM's SPD area to aid in the recognition and location of the PEMM at system power–up time.

The **configuration mode** is entered only after the following two requirements are met, in order, while in the standard mode:

- 1) The proper toggling pattern takes place (driven by the host system) on the PEMM's MIRQ signal line. This pattern needs only to occur once after power–up.
- A specific serial signature is written to the "power-up address" location as specified in the Superset SPD area for the PEMM.

(See the "Transitioning from Standard Mode to Configuration Mode" Application Note (section 2) for more information regarding these two requirements.)

Once the configuration mode is active, the host system may configure the PEMM for operation by accessing any or all memory–mapped configuration registers, and downloading the program for the embedded processor. These memory–mapped registers control all of the PEMM's superset functions including:

- Control of the onboard shared memory
- Direct communication with the embedded processor on the PEMM
- PEMM program download and execution control
- General status monitoring and configuration

The memory–mapped registers are placed "on top" of the standard memory, starting at the SPD specified power–up address as shown in the following figure:





The **smart mode** can be entered from the configuration mode by simply accessing one of the memory–mapped configuration registers. Booting and execution of the embedded processor can be controlled directly via these registers.

Likewise, the standard mode can be re-entered from either the configuration mode or the smart mode at any time via control of the same memory-mapped configuration registers. It must be noted that whenever the smart mode is exited, that program execution on the PEMM will immediately halt.

The following figure shows the basic state diagram for the PEMM:



Figure 4.5.13–2: PEMM State Diagram

# 2 Transitioning from Standard Mode to Configuration Mode – Application Note (information only)

The PEMM device driver is responsible for the discovery (via SPD), management, and all communication with the PEMM's memory–mapped registers. This communication includes the switching between the PEMM's operational modes.

The PEMM's default mode after power–up is the standard mode. While in the standard mode, the PEMM appears as a normal DIMM to the host system. It is important that the PEMM remain in the standard mode until specific events occur that transition it to the configuration mode.

The first event that must occur following system power–up is that the PEMM's MIRQ signal line must be toggled in the proper sequence, driven by the host system. In the standard mode, the MIRQ line on the PEMM is configured as an input. (MIRQ becomes a PEMM open–drain output when the PEMM is in the configuration mode or smart mode; thus, the host system should **never** drive the MIRQ signal when any installed PEMM is in these modes.) After the MIRQ sequence has been transmitted after power–up, the host should configure MIRQ as an input, monitoring this signal for PEMM–driven falling edges (interrupt condition).

Directly after power–up, the PEMM will enter the IDLE state and wait for the proper MIRQ sequence to be received. Once the proper sequence is received, the PEMM will transition to the IDLE\_2 state. It is only from this state that the PEMM will begin to monitor the memory bus for the serial signature sequence. The MIRQ sequence only needs to be entered once after power–up as the IDLE\_2 state is re–entered directly upon transitioning to the standard mode from the configuration or smart modes.

The second event (receipt of the serial signature) must occur after the IDLE\_2 state has been reached. From the IDLE\_2 state, the PEMM can be placed into the configuration mode by writing a "serial signature" to the power–up address specified in the PEMM's SPD. This serial signature is sent to the PEMM by the host system by writing several words to this address, in a particular order with NO reads in between each write. Reads and writes to other addresses on the PEMM, or to other DIMMs will be ignored by the PEMM Controller, thus having no effect on the validation of the Serial Signature sequence. Any read or invalid write to the PEMM's power–up address will be rejected and necessitate the Serial Signature sequence attempt to begin again.

A proper serial signature entry from any other state other than IDLE\_2 has no effect. The inclusion of the MIRQ sequence as a necessity to enter the IDLE\_2 state acts as an added hardware safe-guard against unwanted PEMM mode transitions.



## Figure 4.5.13–3: PEMM State Diagram with Standard Mode Substates Shown

## 2.1 MIRQ Sequence

The MIRQ sequence, driven by the host system to the PEMM, must consist of at least NEDGE falling edges and satisfy the timing requirements tSEQ, tHIGH, and tLOW. If the minimum NEDGE requirement is not satisfied within tSEQ, then the sequence is rejected and must begin again. Transition from the IDLE to the IDLE\_2 state will not occur until all of these requirements are met. MIRQ need not be synchronous with any system clock.

The following figure shows an example MIRQ sequence:



| Parameter | Min    | Max  |
|-----------|--------|------|
| tSEQ      |        | 5 us |
| tLOW      | 100 ns |      |
| tHIGH     | 100 ns |      |
| NEDGE     | 5      |      |

 Table 4.5.13–1: MIRQ Sequence Timing Requirements

## 2.2 Serial signature sequence

It is important that all data written to the PEMM during the serial signature sequence arrive in the proper intended order, and with no missing writes. For this reason, both L1 and L2 system cache must be bypassed at this power–up address (as a minimum). The PEMM device driver is responsible for all system cache management within the range of the PEMM's system address space. Because some systems have memory data lines that are connected between the host chipset and the DIMM socket in improper order (i.e., the chipset's D0 line may not be connected to the DIMM socket's D0 line, D1 may not be connected to D1, and D2 to D2, etc...), the host will not always be able to send out a specific coherent signature in parallel to the PEMM. A signature comprising 64–bit parallel writes of only all 1's or 0's should then be used. The PEMM Controller will monitor a certain subset of the 64 available data lines, making sure that all monitored bits are equal to each other (i.e., all 1's or all 0's). Any other combination on the monitored data lines will be rejected and will necessitate the serial signature sequence attempt to begin again.

The multiple writes of all 1's or 0's to the power–up address must be completed in the proper order to match the expected code embedded in the PEMM's Controller. An incorrect sequence in the code will be rejected and will necessitate the serial signature sequence attempt to begin again.

The number of writes required to match the entire code can vary by PEMM design, as can the number of data lines monitored, but it must be noted that longer and wider codes will be more robust against unintended matches.

There is no "real time" limit for the serial sequence to complete.

#### **Release 10c**

The following table shows the 48–write long serial signature pattern that the host must write to properly activate a PEMM requiring the signature "42 41 53 41 56 41" (hex):

|                        |            |   | · · · · · · · · · · · · · · · · · · · |
|------------------------|------------|---|---------------------------------------|
| Serial Write Order     | Signature  |   | 64-bit Data Value                     |
| 1 <sup>st</sup> Write  |            | 0 | All 0's (000000000000000)             |
| 2 <sup>nd</sup> Write  | 4          | 1 | All 1's (FFFFFFFFFFFFFFh)             |
| 3 <sup>rd</sup> Write  |            | 0 | All 0's (000000000000000)             |
| 4 <sup>th</sup> Write  |            | 0 | All 0's (000000000000000)             |
| 5 <sup>th</sup> Write  |            | 0 | All 0's (000000000000000)             |
| 6 <sup>th</sup> Write  | 1          | 0 | All 0's (000000000000000)             |
| 7 <sup>th</sup> Write  | 7          | 1 | All 1's (FFFFFFFFFFFFFh)              |
| 8 <sup>th</sup> Write  | 1          | 0 | All 1's (FFFFFFFFFFFFFFh)             |
| 9 <sup>th</sup> Write  |            | 0 | All 0's (000000000000000)             |
| 10 <sup>th</sup> Write | 4          | 1 | All 1's (FFFFFFFFFFFFFh)              |
| 11 <sup>th</sup> Write | 1          | 0 | All 0's (000000000000000)             |
| 12 <sup>th</sup> Write | 1          | 0 | All 0's (000000000000000)             |
| 13 <sup>th</sup> Write |            | 0 | All 0's (000000000000000)             |
| 14 <sup>th</sup> Write | 1          | 0 | All 0's (000000000000000)             |
| 15 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 16 <sup>th</sup> Write | 7          | 1 | All 1's (FFFFFFFFFFFFFFh)             |
| 17 <sup>th</sup> Write |            | 0 | All 0's (000000000000000)             |
| 18 <sup>th</sup> Write | 5          | 1 | All 1's (FFFFFFFFFFFFFh)              |
| 19 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 20 <sup>th</sup> Write | 1          | 1 | All 1's (EEEEEEEEEEEEEE)              |
| 21 <sup>st</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 22 <sup>nd</sup> Write | - 3        | 0 | All 0's (0000000000000000)            |
| 23 <sup>rd</sup> Write |            | 1 | All 1's (EEEEEEEEEEEEE)               |
| 24 <sup>th</sup> Write | 1          | 1 | All 1's (FFFFFFFFFFFFFF)              |
| 25 <sup>th</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 26 <sup>th</sup> Write | 4          | 1 | All 1's (EEEEEEEEEEEEEE)              |
| 27 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 28 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 29 <sup>th</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 30 <sup>th</sup> Write | 1 1        | 0 | All 0's (0000000000000000)            |
| 31 <sup>st</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 32 <sup>nd</sup> Write | 1          | 1 | All 1's (EEEEEEEEEEEEEE)              |
| 33 <sup>rd</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 34 <sup>th</sup> Write | 5          | 1 | All 1's (EEEEEEEEEEEEE)               |
| 35 <sup>th</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 36 <sup>th</sup> Write | 1          | 1 | All 1's (EEEEEEEEEEEEE)               |
| 37 <sup>th</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 38 <sup>th</sup> Write | - 6        | 1 | All 1's (EEEEEEEEEEEEEE)              |
| 39 <sup>th</sup> Write | 1          | 1 | All 1's (EFEFEFEFEFEFEF)              |
| 40 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 41 <sup>st</sup> Write |            | 0 | All 0's (0000000000000000)            |
| 42 <sup>nd</sup> Write | 4          | 1 | All 1's (EEEEEEEEEEEE)                |
| 43 <sup>rd</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 44 <sup>th</sup> Write | 1          | 0 | All 0's (0000000000000000)            |
| 45 <sup>th</sup> Write |            | 0 | All 0's (000000000000000)             |
| 46 <sup>th</sup> Write | <b>1</b> 1 | 0 | All 0's (000000000000000)             |
| 47 <sup>th</sup> Write | 1.         | 0 | All 0's (0000000000000000)            |
| 48 <sup>th</sup> Write | 1          | 1 | All 1's (FFFFFFFFFFFFFh)              |
|                        |            | - |                                       |

Table 4.5.13–2: A Typical 48–write long Serial Signature Sequence For Signature = "42 41 53 41 56 41" (hex) Once the entire serial signature is properly received, the PEMM will immediately enter the configuration mode. After this point, the next read from the power–up address will return the inverse of the last write (the last write of the serial sequence). This provides verification to the host system that the configuration mode has been entered properly. The PEMM's memory–mapped registers will then appear atop the main memory space, starting at the power–up address, and reading and writing to these registers, as well as to the rest of surrounding memory, may proceed as normal.

After the Configuration Mode has been entered, a two–way protocol can then be executed to determine the mapping of the data lines between the host chipset and the DIMM socket. A correction for the mapping, if any, can be employed from then on by the device driver or implemented via programmable setup registers in the PEMM hardware.

The following figure shows an N–length Serial Signature state diagram for entering the Configuration Mode:



## Figure 4.5.13–5: Serial Signature Sequence State Diagram

## 3 Serial Signature Sequence Robustness – Application Note (information only)

"Bullet proofing" the sequence for the PEMM to enter the configuration mode is very important. Involuntary entering into the configuration mode, not controlled by the PEMM device driver, can have adverse effects on the operating system and other programs and data residing in memory. It is important that the PEMM stay in standard mode until specifically asked to exit that mode under control of the device driver. Safeguarding against such an event is achieved by three means:

1) The OS and device driver shall know before hand (early on, at boot up time) if a PEMM is present in the system by detection through the SPD.

2) The MIRQ sequence shall serve as a hardware validation for the PEMM. The serial signature sequence will be ignored by the PEMM until the proper MIRQ sequence has been received.

3) The serial signature sequence shall be complicated enough to guard against inadvertent entries into the configuration mode

Specifically for the serial sequence, if a PEMM design is to monitor 32 of the 64 data lines for the serial signature pattern, and the matching code requirement is 48 writes long, then the probability that the PEMM will be switched to the configuration mode when it is not intended would be:

$$P = \frac{1}{(2^{32})^{48}}$$

If this number is evaluated, it can be seen that the probability of the system inadvertently writing the required sequence to match a specific signature code is infinitesimal, 1 in 2.4X10<sup>462</sup>.

JEDEC Standard No. 21–C Page 4.5.13–8

## Section 4.5.13.3 – Representative Block Diagrams

The following figures are supplied for reference only, as a guideline for possible PEMM designs. Adherence to these figures is not required for designs to meet this Standard.

## FIGURE 4.5.13-6: X64 SDRAM PEMM, 1 Bank with X8 SDRAMs

(1 Bank (2 x 32-bit buffers) of SDRAM is shared with a single 32-bit processor)

#### FIGURE 4.5.13–7: X64 SDRAM PEMM, 1 Bank with X16 SDRAMs

(1 Bank (2 x 32-bit buffers) of SDRAM is shared with a single 32-bit processor)

## FIGURE 4.5.13–8: X64 SDRAM PEMM, 2 Banks with X16 SDRAMs

(1 Bank (2 x 32–bit buffers) of SDRAM is shared with a single 32–bit processor; 1 Bank of SDRAM is dedicated "host only" memory)



Figure 4.5.13–6 X64 SDRAM PEMM, 1 Bank with X8 SDRAMs



Figure 4.5.13–7 X64 SDRAM PEMM, 1 Bank with X16 SDRAMs



X64 SDRAM PEMM, 2 Banks with X16 SDRAMs

|                              | -            |                |   |
|------------------------------|--------------|----------------|---|
| MDQ32 - I/O0                 |              | MDQ48 - 1/00   |   |
| MDQ33 - I/O1                 |              | MDQ49 - I/O1   |   |
| MDQ34 - I/O2                 |              | MDQ50 - 1/O2   |   |
| MDQ35 - I/O3                 |              | MDQ51 - 1/03   |   |
| MDQ36 - 1/04                 |              | MDQ52 -1/04    |   |
| MDQ37 - 1/05                 |              | MDQ53 - 1/05   |   |
| MD038 - 1/06                 |              | MDQ54 - 1/06   |   |
| MD039 - 1/07                 |              | MD055 - 1/07   |   |
|                              |              |                |   |
| D6                           |              | D7             |   |
| MDQ40 - I/O8                 |              | MDQ56 - 1/08   |   |
| MDQ41 – I/O9                 |              | MDQ57 - I/O9   |   |
| MDQ42 – I/O10                |              | MDQ58 - I/O10  |   |
| MDQ43 – I/O11                |              | MDQ59 - I/O11  |   |
| MDQ44 – I/O12                |              | MDQ60 - I/O12  |   |
| MDQ45 – I/O13                |              | MDQ61 - I/O13  |   |
| MDQ46 – I/O14                |              | MDQ62 - I/O14  |   |
| MDQ47 - I/O15                | #            | MDQ63 - I/O15  | # |
|                              |              |                |   |
| MDQ0 - VOO                   | 7            | MDQ16 - Luco   |   |
|                              |              | MD017 - 1/01   |   |
|                              |              |                |   |
|                              |              | MDQ18 - 1/02   |   |
|                              |              | MDQ19 -1/03    |   |
| MDQ4 - 1/04                  |              | MDQ20 - 1/04   |   |
| MDQ5 - I/O5                  |              | MDQ21 - 1/05   |   |
| MDQ6 - 1/06                  |              | MDQ22 - 1/06   |   |
| MDQ7 — I/O7                  |              | MDQ23 - 1/07   |   |
| D4                           |              | D5             |   |
| MDQ8 - I/O8                  |              | MDQ24 - I/O8   |   |
| MDQ9 - 1/O9                  |              | MDQ25 - 1/09   |   |
| MDQ10 - 1/010                |              | MDQ26 - 1/010  |   |
| MDQ11 - VO11                 |              | MDQ27 - 1/011  |   |
| MDQ12 - 1/012                |              | MDQ28 - 1/012  |   |
| MD013 - 1/012                |              | MDQ29 - 1/012  |   |
| MDQ10 1/013                  |              | MDQ30 - 1/014  |   |
| MDQ14 1/014<br>MDQ15 - 1/015 | #            | MDQ31 - 1/015  | # |
| 1/015                        | #            | 1/013          | # |
|                              |              |                |   |
|                              |              |                |   |
|                              |              |                |   |
| BA[m0], A[n0], W, RAS, CAS - | SDRAMs D4–D7 | # SDRAM CONTRO | L |



Т

| # SDRAM CONTROL WIRING |               |                 |  |
|------------------------|---------------|-----------------|--|
| Device                 | DQM &S wiring | CKE & CK wiring |  |
| D4                     | DQM[10], S1   | CKE1, CK1A      |  |
| D5                     | DQM[32], S3   | CKE1, CK1A      |  |
| D6                     | DQM[54], S1   | CKE1, CK1B      |  |
| D7                     | DQM[76], S3   | CKE1, CK1B      |  |
|                        |               |                 |  |

|                     | VDD                                         |  |
|---------------------|---------------------------------------------|--|
| 1 — СК1В            | ≤10K<br>CKE1 → SDRAMs D4–D7                 |  |
| * NOTE: ALL RESISTO | VALUES ARE 10 OHMS UNLESS OTHERWISE STATED. |  |

| Device | DQM &S wiring | CKE & CK wiring |
|--------|---------------|-----------------|
| D4     | DQM[10], S1   | CKE1, CK1A      |
| D5     | DQM[32], S3   | CKE1, CK1A      |
| D6     | DQM[54], S1   | CKE1, CK1B      |
| D7     | DQM[76], S3   | CKE1, CK1B      |
|        |               |                 |



D4-D7: SDRAMs (X16 configuration)

# **BANK 2 DEVICES**





Figure 4.5.13–8 (continued) X64 SDRAM PEMM, 2 Banks with X16 SDRAMs